Find information on common issues.
Ask questions and find answers from other users.
Suggest a new site feature or improvement.
Check on status of your tickets.
Interconnect, Emerging Logic Switches and Processor Core Energy-Delay Optimization
04 Oct 2017 | Online Presentations | Contributor(s): Chi-Shuen Lee, Saurabh Vinayak Suryavanshi, H.-S. Philip Wong
RRAM Models and Applications to Circuits and Systems
08 Sep 2017 | Online Presentations | Contributor(s): Haitong Li, Zizhen Jiang, H.-S. Philip Wong
Stanford University Resistive-Switching Random Access Memory (RRAM) Verilog-A Model v. 1.0.0
25 Aug 2014 | Compact Models | Contributor(s): Zizhen Jiang, H.-S. Philip Wong
The Stanford University RRAM Model is a SPICE-compatible compact model which describes switching performance for bipolar metal oxide RRAM. In principle, this model has no limitations on the size of the RRAM cell. The complex process of ion and vacancy migration was simplified into the growth of...
16 Mar 2007 | Tools | Contributor(s): Arash Hazeghi, Tejas K, H.-S. Philip Wong
Simulate Carbon Nanotube field Effect transistor with Schottky Barriers
Resonant Tunneling Diodes: an Exercise
4.0 out of 5 stars
06 Jan 2006 | Teaching Materials | Contributor(s): H.-S. Philip Wong
This homework assignment was created by H.-S. Philip Wong for EE 218 "Introduction to Nanoelectronics and Nanotechnology" (Stanford University). It includes a couple of simple "warm up" exercises and two design problems, intended to teach students the electronic properties of resonant tunneling...
Top 5 shown