Process Lab:Oxidation

By Shuqing (Victor) Cao1; Yang Liu1; Peter Griffin1

1. Stanford University

Integrated Circuit Fabrication Process Simulation

Launch Tool

You must login before you can run this tool.

Version 1.1 - published on 30 Oct 2019

doi:10.21981/18BY-KY85 cite this

This tool is closed source.

View All Supporting Documents

Category

Tools

Published on

Abstract

The oxidation process is one of the most important processes in VLSI fabrication. It is implemented in processes such as the gate dielectric growth, the quality of which is extremely important for the scaling and performance of today's integrated circuit technology. This simulation tool integrates both the classic Deal-Grove's model and Massoud's model, which both describe the oxidation growth process. The tool gives users the freedom to adjust critical parameters and conditions in the process, such as oxidant condition, time, initial oxide thickness, temperature, pressure, crystal orientation, as well as an opportunity to choose between the Deal-Grove's or Massoud's model, or a combination of both.

An oxide thickness versus time figure is plotted almost instantaneously after the users specify the necessary parameters and conditions. The oxidation process is simulated after one click on the web interface, while all the complicated details and equation-solving procedures are hidden behind the scene. The interactive interface of the module and its simplicity of usage demonstrates the module's educational value in that it helps students and engineers build intuition into the oxidation process with minimum learning curve. Insightful comparison, such as one between thin and thick oxide growth, can be done easily. Moreover, the module can be used as a handy and efficient "oxidation calculator".

Powered by

The numerical kernel, PROPHET, was developed by C. Rafferty and R.K. Smith at Bell Labs. GUI Interface powered by Rappture, developed by Michael McLennan, Purdue University.

Credits

Developed by Shuqing Cao, Yang Liu and Peter Griffin, Stanford University, 2006

Silicon VLSI Technology advisors: James Plummer, Michael Deal, and Peter Griffin, Stanford University

Technology CAD advisor: Robert Dutton, Stanford University

References

  • J. D. Plummer, M. D. Deal, and P. B. Griffin, Silicon VLSI Technology, Fundamentals, Practice and Modeling, Prentice Hall, 2000.

Cite this work

Researchers should cite this work as follows:

  • Shuqing (Victor) Cao, Yang Liu, Peter Griffin (2019), "Process Lab:Oxidation," https://nanohub.org/resources/prolabox. (DOI: 10.21981/18BY-KY85).

    BibTex | EndNote

Tags